| RoHS Not Applicable | |
| EAR99 | |
| Active | |
| 8473.30.11.80 | |
| SVHC | Yes |
| SVHC überschreitet Schwellenwert | Yes |
| Automotive | No |
| PPAP | No |
| Evaluation Board | |
| CDCLVP2102 | |
| Clock Buffer and Driver | |
| 2.5/3.3 |
Entwicklungskit-Beschreibung
The CDCLVP2102 is a high-performance, low additive phase noise clock buffer. It has two universal input buffers that support either single-ended or differential clock inputs, and each input feeds a bank of two LVPECL outputs. The device also features on-chip bias generators that can provide the LVPECL common-mode voltage to the device inputs. This evaluation module (EVM) is designed to demonstrate the electrical performance of the CDCLVP2102. This fully assembled and factory-tested evaluation board allows complete validation of the CDCLVP2102 device functionalities. For optimum performance, the board is equipped with 50-W SMA connectors and well-controlled, 50-W impedance microstrip transmission lines.
KI-Systeme in der Medizin
Design-Tipps, empfohlene Komponenten und KI-Insights für bessere Diagnose- und Therapiegeräte – im aktuellen Whitepaper.
